Low Power Double Gate Fin FET Based Sense Amplifier
Abstract: In this paper, a low power independent-gate, process �variation� tolerant double gate (DG) Fin FET based sense amplifier design has been proposed. As like RHIGSA, new design exploits the DICE (dual interlock cell) latch and the back gate of a double-gate Fin FET (DG Fin FET) device for dynamic compensation against process variation. But, there is change in tail transistor gate connections.,Which is dynamically controlled by intermediate signal in circuit. This design improves the power dissipation and show excellent tolerance to process parameter variations like temperature,� Vdd, thickness of oxide compared to Radiation hardend IGSA (RHIGSA) circuit and independent gate sense amplifier (IGSA). Proposed technique consumes 29.108% less power compare to RHIGSA.
Keywords: Double Gate FIN FET, Sense Delay, Process Variation, Montecarlo Simulation
How to Cite:
[1] Pallavi Priyadarshni, S.N.Singh, “Low Power Double Gate Fin FET Based Sense Amplifier,” International Journal of Advanced Research in Computer and Communication Engineering (IJARCCE), DOI: 10.17148/IJARCCE.2015.4361
